Concept Inventory:

- D-latch & the Dynamic Discipline
- D-register
- Timing constraints for sequential circuits
- Set-up and hold times for sequential circuits

Notes:

D latch

![D latch diagram]

D register

![D register diagram]

\[
t_1 = t_{CD,\text{reg1}} + t_{CD,\text{L}} \geq t_{\text{HOLD,reg2}}
\]

\[
t_2 = t_{PD,\text{reg1}} + t_{PD,\text{L}} + t_{\text{SETUP,reg2}} \leq t_{\text{CLK}}
\]

\[
t_{\text{S,INPUT1}} = t_{\text{FU,L}} + t_{\text{SU,R}}
\]

\[
t_{\text{H,INPUT1}} = t_{\text{SU,R}} - t_{\text{CD, L}}
\]
Problem 1.

Consider the following sequential logic circuit. It consists of one input IN, a 2-bit register that stores the current state, and some combinational logic that determines the state (next value to load into the register) based on the current state and the input IN.

(A) Using the timing specifications shown below for the XOR and DREG components, determine the shortest clock period, \( t_{CLK} \), that will allow the circuit to operate correctly or write NONE if no choice for \( t_{CLK} \) will allow the circuit to operate correctly and briefly explain why.

<table>
<thead>
<tr>
<th>Component</th>
<th>( t_{PD} )</th>
<th>( t_{PD} )</th>
<th>( t_{SETUP} )</th>
<th>( t_{HOLD} )</th>
</tr>
</thead>
<tbody>
<tr>
<td>XOR2</td>
<td>0.15ns</td>
<td>2.1ns</td>
<td>–</td>
<td>–</td>
</tr>
<tr>
<td>DREG</td>
<td>0.1ns</td>
<td>1.6ns</td>
<td>0.4ns</td>
<td>0.2ns</td>
</tr>
</tbody>
</table>

Minimum value for \( t_{CLK} \) (ns): \( 6.2 \) or explain why none exists.

\[
t_{CLK} \geq t_{PD,NEG} + 2 \times t_{PD,\text{XOR}} + t_{SETUP,\text{NEG}} = 1.6 + 2 \times 2.1 + 0.4
\]

(B) Using the same timing specifications as in (A), determine the setup and hold times for IN with respect to the rising edge of CLK.

\[
t_{\text{SETUP for IN with respect to } CLK^{\uparrow} \text{ (ns)}} = 4.6
\]

\[
t_{\text{HOLD for IN with respect to } CLK^{\uparrow} \text{ (ns)}} = 0.05
\]

(C) One of the engineers on the team suggests using a new, faster XOR2 gate whose \( t_{CD} = 0.05\text{ns} \) and \( t_{PD} = 0.7\text{ns} \). Determine a new minimum value for \( t_{CLK} \) or write NONE and explain why no such value exists.

Minimum value for \( t_{CLK} \) (ns): NONE or explain why none exists.

Now \( t_{CD,\text{NEG}} + t_{CD,\text{XOR}} \) is not greater than \( t_{PD,\text{NEG}} \).
Problem 2.

Consider the following sequential logic circuit. It consists of three D registers, three different pieces of combinational logic (CL1, CL2, and CL3), one input IN, and one output OUT. The propagation delay, contamination delay, and setup time of the registers are all the same and are specified below each register. The hold time for the registers is NOT the same and is specified in bold below each register. The timing specification for each combinational logic block is shown below that logic.

(A) (1 point) What is the smallest value for the $t_{CD}$ of CL2 that will guarantee the dynamic discipline is obeyed for all the registers in the circuit?

$$t_{CD, CL2} + t_{PD, CL2} = t_{PD, R2}$$

Smallest value for $t_{CD}$ of CL2 (ns): $2$

(B) (2 points) What is the smallest value for the period of CLK (i.e., $t_{CLK}$) that will guarantee the dynamic discipline is obeyed for all the registers in the circuit?

$$t_{CLK} = 2 + 3 + 2$$

Smallest value for $t_{CLK}$ (ns): $12$

(C) (2 points) What are the smallest values for the setup and hold times for IN relative to the rising edge of CLK that will guarantee the dynamic discipline is obeyed for all the registers in the circuit?

Setup time for IN (ns): $10$

Hold time for IN (ns): $0$

(D) (2 points) What are the propagation delay and contamination delay of the output, OUT, of this circuit relative to the rising edge of the clock?

$t_{PD}$ for OUT (ns): $2$

t$_{CD}$ for OUT (ns): $0$
Problem 3.

Here's a schematic for a 3-bit loadable down-counter, which uses a ripple decremener as a building block:

<table>
<thead>
<tr>
<th>component</th>
<th>$t_{CD}$ (ns)</th>
<th>$t_{PD}$ (ns)</th>
<th>$t_{S}$ (ns)</th>
<th>$t_{H}$ (ns)</th>
</tr>
</thead>
<tbody>
<tr>
<td>XOR2</td>
<td>.03</td>
<td>.14</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>NOR2</td>
<td>.01</td>
<td>.05</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>NOR3</td>
<td>.02</td>
<td>.08</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>INV</td>
<td>.005</td>
<td>.02</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>MUX2</td>
<td>.02</td>
<td>.12</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>DREG</td>
<td>.03</td>
<td>.19</td>
<td>.15</td>
<td>.05</td>
</tr>
</tbody>
</table>

(A) Using the contamination delays ($t_{CD}$), propagation delays ($t_{PD}$), setup times ($t_{S}$), and hold times ($t_{H}$) shown in the table above, please compute the minimum value for the clock period ($t_{CLK}$) for which the circuit will work correctly.

$$t_{CLK} = \left( \sum t_{PD} \right) + t_{setup\ along\ longest\ path} = \left( 0.19 + 0.14 \right) + 0.05 = 0.38 \text{ ns}$$

minimum value for $t_{CLK}$ (ns): **0.38**

(B) What are the appropriate values for the setup ($t_{S}$) and hold ($t_{H}$) times for the LD input with respect to the rising edge of the clock?

setup time ($t_{S}$) for LD: **0.27**
hold time ($t_{H}$) for LD: **0.03**

(C) What is the $t_{PD}$ for the Zero output with respect to the rising edge of CLK?

t$_{PD}$ for Zero (ns): **0.27**

$$t_{PD, Zero} = t_{PD, REG} + t_{PD, NOR2} = 0.19 + 0.08 = 0.27 \text{ ns}$$

6.004 Worksheet - 4 of 6 - L05 – Sequential Logic
Problem 4.

Consider the following sequential logic circuit. The timing specifications are shown below each component. Note that the two registers do NOT have the same specifications.

(A) What are the smallest values for the setup and hold times for IN relative to the rising edge of CLK that will guarantee the dynamic discipline is obeyed for all the registers in the circuit?

\[
 t_{S,IN} = t_{PD,NAND} + t_{SETUP,R2} \\
 t_{H,IN} = t_{HOLD,R2} - t_{CD,NAND2}
\]

Setup time for IN (ns): 8
Hold time for IN (ns): 1.5

(B) What is the smallest value for the period of CLK (i.e., tCLK) that will guarantee the dynamic discipline is obeyed for all the registers in the circuit?

\[
 t_{CLK} = \left\{ \begin{array}{l}
 R1 \rightarrow R2: 3 + 4 + 4 = 11 \\
 R2 \rightarrow R1: 8 + 4 = 12
\end{array} \right.
\]

Smallest value for tCLK (ns): 12

(C) What is the smallest for the tCD of R1 that will guarantee the dynamic discipline is obeyed for all the registers in the circuit?

\[
 t_{CD,R1} \leq t_{HOLD,R2} = 1.5
\]

Smallest value for tCD of R1 (ns): 1.5

(D) Suppose two of these sequential circuits were connected in series, with the OUT signal of the first circuit connected to the IN signal of the second circuit. The same CLK signal is used for both circuits. Now what is the smallest value for the period of CLK (i.e., tCLK) that will guarantee the dynamic discipline is obeyed for all the registers in the circuit?

\[
 t_{CLK} = t_{PD,R2} + t_{PD,NAND1} + t_{S,R2,\text{out}} + t_{PD,NAND2} + t_{S,R2,\text{out}} = 8 + 4 + 4
\]

Smallest value for tCLK (ns): 16
Problem 5.

It is often useful to make clocked devices that count in binary, and a simple building block for such binary counters is the toggle flipflop whose symbol is shown on the right. It is a clocked device, hence the clock input indicated by the triangle on its lower-left edge. The other input, T (for toggle), may be set to one to cause the TFlop to flip its state (the Q output) from 0 to 1 or vice versa on the next active (positive) clock edge. If T is zero at an active clock edge, the state of the TFlop remains unchanged. We assume that the initial state of each TFlop at power-up is Q=0; more sophisticated versions might feature a Reset input to force a Q=0 state.

A TFlop may be implemented using a D flipflop like the ones developed in lecture together with an XOR2 gate, as shown to the left.

As is our convention for clocked devices, we would like to specify timing specs for the TFlop as $t_{CD}$, $t_{PD}$, $t_{SETUP}$, and $t_{HOLD}$, all measured relative to the active (positive) clock edge.

(A) The timing specifications for the components are shown in the table below. Give appropriate values for the timing specifications of the TFlop implementation shown above.

<table>
<thead>
<tr>
<th>Component</th>
<th>$t_{CD}$</th>
<th>$t_{PD}$</th>
<th>$t_{SETUP}$</th>
<th>$t_{HOLD}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>XOR2</td>
<td>40ps</td>
<td>400ps</td>
<td>--</td>
<td>--</td>
</tr>
<tr>
<td>DREG</td>
<td>100ps</td>
<td>300ps</td>
<td>80ps</td>
<td>40ps</td>
</tr>
</tbody>
</table>

(B) Suppose we connect the T input of a single TFlop to 1 (i.e., $V_{Hi}$) and try to clock it at its maximum rate. What is the minimum clock period we can use and expect the TFlop to perform properly?

$$t_{max} \geq t_{PD,REG} + t_{CD,REG} + t_{PD,REG} + 2t_{PD,REG} + t_{PD,XOR} + t_{PD,REG}$$

Minimum clock period for correct operation: 780 ps

We next consider the use of four TFlops to make a 4-bit ripple-carry counter as shown to the left. Assume that the TFlops share a common clock input (not shown) with an appropriate period, and that all TFlops have an initial Q=0 state.

(C) Suppose we run this circuit for a large number, N, of clock cycles. For approximately how many of the N active clock edges would you expect the T input to the topmost TFlop to be 1?

Topmost T=1 occurrences in N cycles: $N/8$

(D) If the AND2 gates have $t_{PD} = 200$ ps and $t_{CD} = 40$ ps, what is the minimum clock period we can use for the 4-bit counter?

$$t_{max} \geq t_{PD,REG} + 2*t_{PD,AND} + t_{PD,XOR} + t_{PD,REG}$$

Minimum clock period for correct operation: 1800 ps